A novel four quadrant CMOS analog multiplier

Om Prakash Kumar, J. Michel Suman, Flavia Princess

Research output: Chapter in Book/Report/Conference proceedingConference contribution

3 Citations (Scopus)

Abstract

Analog multipliers are used in communication circuits, neural networks as well as frequency doublers and phase detectors. High linearity is the prime issue for multipliers in conventional applications like modulation circuits. Power consumption is the criteria in case of massive parallel processing based neural networks. This thesis details the design process of four-quadrant multiplier which could able to address the challenge mentioned above. A CMOS current mode four quadrant analog multiplier circuit is proposed. It is based on current mode squarer circuit; dual translinear loop is used for realizing the analog multiplier circuit. The circuit is designed and simulated. Eliminating the limitations of this configuration, four-quadrant multiplier based on complementary diode pair connection is designed and it shows better performance in terms of speed, low power and linearity.

Original languageEnglish
Title of host publication2012 International Conference on Devices, Circuits and Systems, ICDCS 2012
Pages149-152
Number of pages4
DOIs
Publication statusPublished - 2012
Event2012 International Conference on Devices, Circuits and Systems, ICDCS 2012 - Coimbatore, India
Duration: 15-03-201216-03-2012

Conference

Conference2012 International Conference on Devices, Circuits and Systems, ICDCS 2012
Country/TerritoryIndia
CityCoimbatore
Period15-03-1216-03-12

All Science Journal Classification (ASJC) codes

  • Hardware and Architecture
  • Electrical and Electronic Engineering

Fingerprint

Dive into the research topics of 'A novel four quadrant CMOS analog multiplier'. Together they form a unique fingerprint.

Cite this