TY - JOUR
T1 - Exploring the Performance of 3-D Nanosheet FET in Inversion and Junctionless Modes
T2 - Device and Circuit-Level Analysis and Comparison
AU - Sreenivasulu, V. Bharath
AU - Neelam, Aruna Kumari
AU - Kola, Sekhar Reddy
AU - Singh, Jawar
AU - Li, Yiming
N1 - Publisher Copyright:
© 2013 IEEE.
PY - 2023
Y1 - 2023
N2 - In this article, the performance of 3-D nanosheet FET (NS-FET) in inversion (INV) and junctionless (JL) modes is demonstrated and compared at both device and circuit levels. In JL mode, the ON current ( ION ) rises with an increase in temperature compared to the downfall trend in INV mode. In addition, compared to JL mode, the INV mode exhibits a better negative temperature coefficient of threshold voltage (dVth /dT). Further, the mixed mode circuit simulations are carried out using the Cadence Virtuoso platform through the Verilog-A model. From the analysis, it is observed that an increase of 20% gain in INV mode compared to JL mode for a common source (CS) amplifier. The JL mode NS-FETs achieve higher CMOS inverter switching current ( ISC ) and lower energy-delay products (EDP) as temperature rises. A three-stage ring oscillator (RO) is designed, and the oscillation frequencies ( fOSC ) of 43.39 GHz and 38.8 GHz are obtained with INV and JL modes. Although JL NS-FET offers less intrinsic capacitances, the fOSC is high for INV mode due to higher ION. Furthermore, reducing supply voltage ( VDD ), the fOSC falls by 67% with INV and 62.6% with JL modes. These results will give a better understanding of this emerging NS-FET at both device and circuit levels at advanced technology nodes.
AB - In this article, the performance of 3-D nanosheet FET (NS-FET) in inversion (INV) and junctionless (JL) modes is demonstrated and compared at both device and circuit levels. In JL mode, the ON current ( ION ) rises with an increase in temperature compared to the downfall trend in INV mode. In addition, compared to JL mode, the INV mode exhibits a better negative temperature coefficient of threshold voltage (dVth /dT). Further, the mixed mode circuit simulations are carried out using the Cadence Virtuoso platform through the Verilog-A model. From the analysis, it is observed that an increase of 20% gain in INV mode compared to JL mode for a common source (CS) amplifier. The JL mode NS-FETs achieve higher CMOS inverter switching current ( ISC ) and lower energy-delay products (EDP) as temperature rises. A three-stage ring oscillator (RO) is designed, and the oscillation frequencies ( fOSC ) of 43.39 GHz and 38.8 GHz are obtained with INV and JL modes. Although JL NS-FET offers less intrinsic capacitances, the fOSC is high for INV mode due to higher ION. Furthermore, reducing supply voltage ( VDD ), the fOSC falls by 67% with INV and 62.6% with JL modes. These results will give a better understanding of this emerging NS-FET at both device and circuit levels at advanced technology nodes.
UR - https://www.scopus.com/pages/publications/85168751390
UR - https://www.scopus.com/pages/publications/85168751390#tab=citedBy
U2 - 10.1109/ACCESS.2023.3306050
DO - 10.1109/ACCESS.2023.3306050
M3 - Article
AN - SCOPUS:85168751390
SN - 2169-3536
VL - 11
SP - 90421
EP - 90429
JO - IEEE Access
JF - IEEE Access
ER -