Low-power methodologies and strategies in VLSI circuits

  • Preethi*
  • , R. Sapna
  • , Mohammed Mujeer Ulla
  • *Corresponding author for this work

    Research output: Chapter in Book/Report/Conference proceedingChapter

    1 Citation (Scopus)

    Abstract

    Due to the fact that low-power gadgets are currently dominating the electronics sectors, researchers are studying their design. Power management is a crucial parameter for designing VLSI circuits since it is essential for estimating the performance of devices, especially those utilized in biomedical and IoT applications. To achieve greater performance, designing a low-power system on a IC is becoming increasingly challenging due to the reduction in size of chip, increases in chip density, and rise in device complexity. Furthermore, for the less than 90 nm node, due to its increasingly complicated design, the total power factor on a chip is turning into a significant difficulty. Leakage current also has a significant effect on how low-power VLSI devices manage their power. Leakage and dynamic power reduction are increasingly being prioritized in VLSI circuit design in order to improve the battery life of electronic portable devices. The many methodologies, tactics, and power management schemes that can be employed for the design of low-power circuit systems are discussed in this chapter.

    Original languageEnglish
    Title of host publicationEnergy Systems Design for Low-Power Computing
    PublisherIGI Global
    Pages1-16
    Number of pages16
    ISBN (Electronic)9781668449769
    ISBN (Print)1668449749, 9781668449745
    DOIs
    Publication statusPublished - 07-03-2023

    All Science Journal Classification (ASJC) codes

    • General Computer Science
    • General Energy

    Fingerprint

    Dive into the research topics of 'Low-power methodologies and strategies in VLSI circuits'. Together they form a unique fingerprint.

    Cite this